

# **AN4938 Application note**

## Getting started with STM32H74xI/G and STM32H75xI/G MCU hardware development

### **Introduction**

This application note is intended for system designers who develop applications based on the STM32H750 Value line, STM32H742, STM32H743/753, STM32H745/755, and STM32H747/757 lines, and who need an implementation overview of the following hardware features:

- Power supply
- Package selection
- Clock management
- Reset control
- Boot mode settings
- Debug management.

This document describes the minimum hardware resources required to develop an application based on STM32H74xI/G and STM32H75xI/G microcontrollers.

#### **Reference documents**

The following documents are available on *www.st.com*:

- STM32H742xI/G and STM32H743xI/G datasheet
- STM32H745xI/G datasheet
- STM32H747xI/G datasheet
- STM32H750xB datasheet
- STM32H753xI/G datasheet
- STM32H755xI/G datasheet
- STM32H757xI/G datasheet
- Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs application note (AN2867)
- *STM32 microcontroller system memory boot mode* application note (AN2606).

#### <span id="page-0-1"></span>**Table 1. Applicable products**

<span id="page-0-0"></span>

# **Contents**













# **List of tables**





# **List of figures**





## <span id="page-6-0"></span>**1 General information**

This document applies to STM32H74xI/G and STM32H75xI/G Arm<sup>®(a)</sup>-based devices.



## <span id="page-6-1"></span>**2 Power supplies**

### <span id="page-6-2"></span>**2.1 Introduction**

STM32H74xI/G and STM32H75xI/G devices require a 1.71 to 3.6 V operating voltage supply ( $V_{DD}$ ), which can be reduced down to 1.62 V by using an external power supervisor and connecting PDR ON pin to  $V_{SS}$  (refer to the datasheets for details).

The digital power can be supplied either by a internal system supply voltage regulator or directly by an external supply voltage. This digital power voltage can be set dynamically at different values, the highest value allowing to achieve the maximum performance.

The real-time clock (RTC), the RTC backup registers, and the backup SRAM (BKP SRAM) can be powered from the V<sub>BAT</sub> voltage (1.2 to 3.6 V) when the main V<sub>DD</sub> supply is powered OFF.

*Note: Refer to the product datasheets for more details on the supply voltage range.* 

#### <span id="page-6-3"></span>**2.1.1 Independent analog supply and reference voltage**

To improve analog peripheral performance, the analog peripherals feature an independent power supply which can be separately filtered and shielded from noise on the PCB:

- The analog supply voltage input is available on a separate VDDA pin.
- An isolated supply ground connection is provided on the pin  $V_{SSA}$ .

To ensure a better accuracy of low-voltage inputs, the user can connect a separate external reference voltage on  $V_{RFF+}$ .

In addition, the STM32H74xI/G and STM32H75xI/G microcontrollers embed an internal voltage reference buffer, which can be used as voltage reference for ADCs, DACs, as well as external components through the  $V_{REF+}$  pin. This buffer supports four voltages that can be configured through the VREFBUF\_CSR register.

When available (depending on the package),  $V_{RFF-}$  pin must be externally tied to  $V_{SSA}$ .

 $V<sub>DDA</sub>$  minimum value ( $V<sub>DDA</sub>$  MIN) depends on the analog peripheral and on whether a reference voltage is provided or not:

- If no analog peripheral is used,  $V_{DDAmin}$  equals 0 V.
- When an ADC or a comparator is used,  $V_{DDA-MIN}$  equals 1.62 V.
- When a DAC is used,  $V_{DDA-MIN}$  equals 1.8V.

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.



- When an OPAMP is used,  $V_{DDA-MIN}$  equals 2.0 V.
- When a reference voltage (VREFBUF OUT) is provided by the device on  $V_{REF+}$  pin,  $V<sub>DDA</sub>$  MIN depends on the required level for this voltage.

*Note:* Refer to the product datasheets for more details on  $V_{REF+}$  reference voltage range.

#### <span id="page-7-0"></span>**2.1.2 USB transceiver independent power supply**

There are different ways to supply the USB transceivers, depending on VDD33USB and VDD50USB availability:

• When the VDD50USB pin is available, this pin can be used to supply an internal regulator dedicated to USB transceivers. In this case, VDD50USB pin should receive a voltage ranging from 4.0 to 5.5 V, typically supplied from the VBUS line of the USB connector. The regulated power (3.0 to 3.6 V) is available on VDD33USB.

In this configuration  $V_{DD50USB}$  voltage must respect the following condition:

 $V_{\text{DD50USR}} < V_{\text{DD}} + 300 \text{ mV}$ 

An external capacitor must be connected to VDD33USB.

- *Note: Refer to the product datasheets for VDD conditions.*
	- When the VDD33USB pin is available, this pin can be used to supply the internal transceiver. In this case, VDD33USB pin should receive a voltage ranging from 3.0 to 3.6 V. If VDD50USB is also available, it must be connected to VDD33USB. As an example, when the device is powered at 1.8 V, an independent 3.3 V power supply can be applied to VDD33USB.

When VDD33USB is connected to a separate power supply, it is independent from  $V_{DD}$ and  $V_{\text{DDA}}$ . It must be the last supply applied and the first supply switched OFF. The following conditions must be respected (see *[Figure 2](#page-8-1)*):

- During the power-on and power-down phases ( $V_{DD}$  <  $V_{DD}$  minimum value),  $V_{DD33USB}$  should always be lower than  $V_{DD}$ .
- $V_{DD33USB}$  rising and falling time specifications must be respected (refer to table *power-up/power-down operating conditions (regulator ON)* and table *powerup/power-down operating conditions (regulator OFF)* provided in the device datasheets).
- In operating mode,  $V_{DD33USB}$  can be either lower or higher than  $V_{DD}$ : If a USB interface is used (USB OTG\_HS/OTG\_FS), the associated GPIOs powered by  $V_{DD33USB}$  operate between  $V_{DD33USB-MIN}$  and  $V_{DD33USB-MAX}$ (see *[Figure 2](#page-8-1)*).

V<sub>DD33USB</sub> supplies both USB OTG\_HS and USB OTG\_FS transceivers. If only one USB transceiver is used in the application, the GPIOs associated to the other USB transceiver are still supplied by  $V_{DD33USB}$ .

If no USB interface is used (USB OTG\_HS/OTG\_FS), the associated GPIOs powered by V<sub>DD33USB</sub> operate in V<sub>DD</sub> range (between V<sub>DD\_MIN</sub> and V<sub>DD\_MAX</sub>). In the above two configurations, an external capacitor must be connected to VDD33USB.

• When neither VDD33USB nor VDD50USB is available, VDD pins are use to supply USB transceivers and must be in the range of 3.0 to 3.6 V for the transceiver to operate correctly.



<span id="page-8-0"></span>



<span id="page-8-1"></span>

<span id="page-8-3"></span>1.  $V_{DDx}$  can be any power supply voltage among  $V_{DDA}$ ,  $V_{DDLDO}$ ,  $V_{DD33USB}$ ,  $V_{DD50USB}$ , and  $V_{DDDSI}$ .

<span id="page-8-2"></span>2. If the SMPS is available,  $V_{DD}$  and  $V_{DDSMPS}$  must be wired together to follow the same voltage sequence.



#### <span id="page-9-0"></span>**2.1.3 Battery backup domain**

#### **Backup domain description**

To retain the content of the RTC backup registers, backup SRAM, and supply the RTC when  $V_{DD}$  is turned off,  $V_{BAT}$  pin can be connected to an optional 1.2-3.6 V standby voltage supplied by a battery. Otherwise,  $V_{BAT}$  must be connected to another source, such as  $V_{DD}$ .

When the backup domain is supplied by  $V_{BAT}$  (analog switch connected to  $V_{BAT}$  since  $V_{DD}$ is not present), the following functions are available:

- PC14 and PC15 can be used as LSE pins only.
- PC13 can be used as tamper pin (TAMP1).
- PI8 can be used as tamper pin (TAMP2).
- PC1 can be used as tamper pin (TAMP3).

During t<sub>RSTTEMPO</sub> (temporization at  $V_{DD}$  startup) or after a power-down reset (PDR) is detected, the power switch between  $V_{BAT}$  and  $V_{DD}$  remains connected to  $V_{BAT}$ .

During the startup phase, if  $V_{DD}$  is established in less than t<sub>RSTTEMPO</sub> and it is higher than  $V_{BAT}$  + 0.6 V, a current may be injected into  $V_{BAT}$  pin through an internal diode connected between  $V_{DD}$  and the power switch ( $V_{BAT}$ ). If the power supply/battery connected to the  $V<sub>BAT</sub>$  pin cannot support this current injection, it is strongly recommended to connect an external low-drop diode between this power supply and the  $V_{BAT}$  pin.

Refer to the device datasheets for the actual value of  $t_{RSTTEMPO}$ .

#### **Battery charging**

When  $V_{DD}$  is present, the external battery connected to  $V_{BAT}$  can be charged through an internal resistance. This operation can be performed either through an internal 5 kΩ or 1.5 kΩ resistor. The resistor value can be configured by software.

Battery charging is automatically disabled in  $V_{BAT}$  mode.

#### <span id="page-9-1"></span>**2.1.4 LDO voltage regulator**

The LDO voltage regulator is always enabled after reset with a default output level set to power scale 3 (VOS3). The LDO can operate in three different modes depending on the application operating modes:

- In Run mode, the regulator supplies full power to the core and the digital domain.
- In Stop mode, the regulator supplies low power to the core and to the digital domain, thus preserving the contents of the registers and SRAM.
- In Standby mode, the regulator is powered down. The contents of the registers and SRAM are lost except for those related to the standby circuitry and the backup domain.

In Run and Stop mode, the LDO voltage regulator can be dynamical scaled by software to different voltage levels: VOS0, VOS1, VOS2, and VOS3, SVOS3, SVOS4 or SVOS5.

The LDO regulator requires a capacitor on VCAP pins.





#### <span id="page-10-0"></span>**2.1.5 SMPS step-down converter**

To optimize power consumption, some devices embed a high power-efficient DC/DC nonlinear switched-mode power supply voltage down-converter regulator. It can be enabled via the SDEN bit of the PWR\_CR3 register.

The SMPS can be used to deliver power either in internal or external supply mode.

1. Internal supply mode (Direct mode):

V<sub>CORE</sub> domain direct supply follows the device system operating modes (Run, Stop and Standby) where the output voltage is set according to the voltage scaling configured via VOS and SVOS bits.

The SMPS can also supply the internal voltage regulator (LDO) in Normal operating mode or High-performance mode according to SDEXTHP bit setting in PWR\_CR3.

2. External supply mode

In this mode, the SMPS can be used to supply external circuits. It operates in MR mode (SDEXTHP bit set to 1 in PWR\_CR3) in order to achieve a high performance with an output voltage of 2.5 V or 1.8 V (configured through SDLEVEL bits of PWR CR3).



### <span id="page-11-0"></span>**2.2 Power supply scheme**

#### **Power supplies**

 $V_{DD}$  = 1.62 to 3.6 V: external power supply for I/Os, Flash memory and system analog blocks such as reset and PLL

This power supply is provided externally through VDD pins. VDD pins must be connected to  $V_{DD}$  with external decoupling capacitors: one single tantalum or ceramic capacitor (of  $4.7 \mu$ F minimum capacitance) for the package and a 100 nF ceramic capacitor for each VDD pin.

When  $V_{DD}$  is lower than 1.71 V, an external reset controller is required.

*Note: V*<sub>DD</sub> minimum value of 1.62 V is obtained when the internal reset controller is OFF (refer to  $\overline{a}$ *Section [2.3.6: Internal power supervisor OFF\)](#page-16-1).* 

> $V_{SSA}$ ,  $V_{DDA}$  = 1.62 to 3.6 V: external analog power supplies for ADCs, DACs and OPAMPs.

VDDA pin must be connected to two external decoupling capacitors (100 nF ceramic capacitors and a 1 µF tantalum or ceramic capacitor).

 $V_{DD33USB}$  and  $V_{DD50USB}$ : external power supplies for USB transceiver When VDD50USB is used to provide power, this pin must be connected to the USB connector VBUS line and to a 4.7  $\mu$ F decoupling capacitor (C<sub>IN</sub>). In addition, VDD33USB must be connected to a 1 µF capacitor and its maximum ESR should be 600 mΩ.

When VDD33USB is used to power the USB transceiver (3.0 to 3.6 V), if the VDD50USB pin is available, it must connected to VDD33USB, which must be connected to two external decoupling capacitors (a 100 nF ceramic capacitor and a 1 µF tantalum or ceramic capacitor).

 $V_{\text{BAT}}$  = 1.2 to 3.6 V: power supply for the RTC, the external 32 kHz oscillator and backup registers (through power switch) when  $V_{DD}$  is not present.

The VBAT pin can be connected to the external battery (1.2 V <  $V_{BAT}$  < 3.6 V). If no external battery is used, it is mandatory to connect this pin to an external power supply: as an example, VBAT pin can be connected to  $V_{DD}$  through a 100 nF external ceramic decoupling capacitor.

• VREF+ external reference voltage for analog peripherals

VREF+ pin can be connected to  $V_{DDA}$  external power supply. If a separate external reference voltage is applied to  $V_{REF+}$ , a 100 nF and a 1  $\mu$ F capacitors must be connected on this pin. In all cases,  $V_{REF+}$  must be kept below  $V_{DDA}$ .  $V_{REF+}$  lower limit is 2 V when  $V_{DDA}$  is above 2 V and the ADC is used, otherwise it is 1.62 V.

 $V<sub>DDI DO</sub> = 1.62$  to 3.6 V: external power supply for voltage regulator When the LDO voltage regulator is enabled, both VCAP1 and VCAP2 pins must be connected to a 2.2 µF ceramic capacitor with a low ESR (< 100 mΩ). It is recommended to connect VCAP1 pin to VCAP2 pin (for more details, refer to *[Figure 18: STM32H753XI reference schematic](#page-35-0)*).

If VCAP3 is available, it must be connected to the other VCAP pins but not additional capacitor is required. In addition, the VDDLDOx pins must be connected together and to a 4.7 µF tantalum or ceramic capacitor.



Four additional power supplies and pins are used on devices that feature the SMPS:

- $V_{\text{DDSMPS}}$  = 1.62 to 3.6 V: SMPS step-down converter power supply  $V_{\text{DDSMPS}}$  must be kept at the same voltage level as  $V_{\text{DD}}$ . VDDSMPS pin must be connected to an external 4.7  $\mu$ F capacitor with a 100 m $\Omega$ equivalent series resistance (ESR). VSSSMPS is the SMPS step-down converter ground.
- $V_{LXSMPS}$ : SMPS step-down converter supply VLXSMPS output is coupled to a 2.2 μH inductor with a 220 pF external capacitor.
- $V_{FBSMPS}$  =  $V_{CORE}$  = 1.8 or 2.5 V: external SMPS step-down converter sense feedback voltage

VFBSMPS input pin must be connected to a 10 μF capacitor with a 20 mΩ ESR.

*Note: Refer to the corresponding datasheet for more details regarding the external components required for the SMPS.*

> Four additional power supplies and pins are available to supply the internal DSI regulator on STM32H7x7I/G devices:

- $V_{DDDSI}$  = 1.8 to 3.6 V: supply voltage for the DSI internal regulator VDDDSI is the DSI regulator supply input, while VSSDSI is the DSI regulator ground.
- $V_{DD12DSI}$  = 1.15 to 1.3 V: optional supply voltage for the DSI PHY (DSI regulator OFF)
- V<sub>CAPDSI</sub>: DSI regulator output

To achieve a better dynamic performance of the regulator, VCAPDSI pin must be connected to an external capacitor, which recommended value is 2.2 µF.

Additional precautions can be taken to filter analog noise:

- VDDA can be connected to  $V_{DD}$  through a ferrite bead.
- The VREF+ pin can be connected to V<sub>DDA</sub> through a resistor (typically 47  $\Omega$ ).



<span id="page-13-0"></span>

**Figure 3. Power supply overview** 

1. N corresponds to the number of  $V_{DD}$  pins available on the package.

2. The internal DSI regulator and PHY are available only on STM32H7x7I/G microcontrollers.

3. The SMPS is available only on STM32H7x5I/G and STM32H7x7I/G microcontrollers.



## <span id="page-14-0"></span>**2.3 Reset and power supply supervisor**

#### <span id="page-14-1"></span>**2.3.1 Power-on reset (POR)/power-down reset (PDR)**

The devices have an integrated POR/PDR circuitry that allows a proper operation starting from 1.71 V.

The devices remain in reset mode when  $V_{DD}$  is below a specified threshold, VPOR/PDR, without the need for an external reset circuit. For more details concerning the power on/power-down reset threshold, refer to the electrical characteristics of the datasheet.

<span id="page-14-3"></span>



1. t<sub>RSTTEMPO</sub> is approximately 2.6 ms. VPOR/PDR rising edge is 1.66 V (typical) and VPOR/PDR falling edge is 1.62 V (typical). Refer to the device datasheets for the actual values.

On the packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR ON high. On the other packages, the power supply supervisor is always enabled.

#### <span id="page-14-2"></span>**2.3.2 Programmable voltage detector (PVD)**

The PVD can be used to monitor the  $V_{DD}$  power supply by comparing it to a threshold selected by the PLS[2:0] bits in the PWR power control register (PWR\_CR1).

The PVD is enabled by setting the PVDE bit.

A PVDO flag is available, in the PWR power control/status register (PWR\_CSR1), to indicate if  $V_{DD}$  is higher or lower than the PVD threshold. This event is internally connected to the EXTI line16 and can generate an interrupt if enabled through the EXTI registers.

The PVD output interrupt can be generated when  $V_{DD}$  drops below the PVD threshold and/or when  $V_{DD}$  rises above the PVD threshold depending on EXTI line16 rising/falling edge configuration. As an example the service routine could perform emergency shutdown tasks.



<span id="page-15-2"></span>

#### <span id="page-15-0"></span>**2.3.3 Analog voltage detector (AVD)**

The AVD can be used to monitor  $V_{DDA}$  power supply by comparing it to a threshold selected through the ALS[1:0] bits of the PWR power control register (PWR\_CR1). The threshold value can be configured to 1.7, 2.1, 2.5 or 2.8 V (refer to the devices datasheets for the actual values).

The AVD is enabled by setting the AVDEN bit in PWR\_CR1 register. An interrupt can be raised when  $V<sub>DDA</sub>$  goes above or below the configured threshold.

#### <span id="page-15-1"></span>**2.3.4 System reset**

A system reset sets all the registers to their default values except the reset flags in the clock controller RCC\_RSR register and the registers in the backup domain (see *[Figure](#page-16-2) 6*).

A system reset (**nreset** signal) resets all registers to their default values except for the reset flags in the clock controller RCC\_RSR (or RCC\_C1\_RSR) register and the registers in the backup domain.

A system reset can be generated when one of the following events occurs:

- A low level on the NRST pin (external reset)
- A reset from the brownout reset block via the **pwr\_bor\_rst** internal signal
- The input voltage  $(V_{DD})$  drops below a threshold level (**pwr\_por\_rst**)
- The independent watchdog end-of-count condition (**iwdg1\_out\_rst**)
- A window watchdog end -of-count condition (**wwdg1\_out\_rst**)
- A reset from low-power mode (**lpwr\_rst**)
- A software reset from the Arm<sup>®</sup> Cortex<sup>®</sup>-M7 core, generated via the SFTRESET signal.





<span id="page-16-2"></span>

#### <span id="page-16-0"></span>**2.3.5 Internal power supervisor ON**

On the packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR ON high. On the other packages, the power supply supervisor is always enabled.

For more details about the internal power supervisor ON, refer to the datasheets.

#### <span id="page-16-1"></span>**2.3.6 Internal power supervisor OFF**

This feature is available only on the packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled through the PDR\_ON pin.

An external power supply supervisor should monitor  $V_{DD}$  and NRST and should maintain the device in reset mode as long as  $V_{DD}$  is below a specified threshold. PDR\_ON should be connected to V<sub>SS</sub>. Refer to *Figure 7: Power supply supervisor interconnection with internal [power supervisor OFF](#page-17-0)*.



<span id="page-17-0"></span>

#### **Figure 7. Power supply supervisor interconnection with internal power supervisor OFF**

The supply ranges which never go below 1.71 V minimum should be better managed by the internal circuitry (no additional component needed, thanks to the fully embedded reset controller).

When the internal reset is OFF, the following integrated features are no more supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled.
- The embedded programmable voltage detector (PVD) is disabled.
- $V_{BAT}$  functionality is no more available and  $V_{BAT}$  pin should be connected to  $V_{DD}$ .

All the packages, except for the LQFP100, allow to disable the internal reset through the PDR\_ON signal when connected to  $V_{SS}$ .



<span id="page-18-1"></span>

**Figure 8. NRST circuitry timing example**

#### <span id="page-18-0"></span>**2.3.7 Bypass mode**

The power management unit can be bypassed. This feature can be configured by software. When bypassed, the core power supply should be provided through VCAPx pins connected together.

In Bypass mode, the internal voltage scaling is not managed internally, and the external voltage value must be consistent with the targeted maximum frequency (see datasheet for the actual VOS level).

In Standby mode the external source will be switched off and the  $V_{\text{CORE}}$  domains powered down. The external source will be switched on when exiting Standby mode.

In Bypass mode, the external voltage must be present before or at the same time as  $V<sub>DDLDO</sub>$ . To avoid conflict with the LDO, the external voltage must be kept above 1.15 V until the LDO is disabled by software.



## <span id="page-19-0"></span>**3 Alternate function mapping to pins**

[In order to easily explore the peripheral alternate functions mapping to the pins it is](http://www.st.com)  [recommended to use the STM32CubeMX tool available on](http://www.st.com) *http://www.st.com*.

<span id="page-19-1"></span>

**Figure 9. STM32CubeMX example screen-shot**



### <span id="page-20-0"></span>**4 Clocks**

Four different clock sources can be used to drive the system clock (SYSCLK):

- HSI oscillator clock
- CSI oscillator clock.
- **HSE** oscillator clock
- Main PLL (PLL) clock

The devices have the two following secondary clock sources:

- 32 kHz low-speed internal RC (LSI RC) which drives the independent watchdog and, optionally, the RTC used for Auto-wakeup from the Stop/Standby mode.
- 32.768 kHz low-speed external crystal (LSE crystal) which optionally drives the RTC clock (RTCCLK).

Each clock source can be switched ON or OFF independently when it is not used, to optimize power consumption.

Refer to device reference manual for a detailed description of the clock tree. In particular, a complete view of clock usage by peripheral is provided in the Kernel clock distribution overview.

## <span id="page-20-1"></span>**4.1 HSE oscillator clock**

The high speed external clock signal (HSE) can be generated from two possible clock sources:

- HSE external user clock (see *[Figure](#page-20-2) 10*).
- HSE external crystal/ceramic resonator (see *[Figure](#page-20-3) 11*).

<span id="page-20-3"></span>The resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize the output distortion and startup stabilization time. The loading capacitance values must be adjusted according to the selected resonator.

<span id="page-20-2"></span>



#### <span id="page-21-0"></span>**4.1.1 External user clock (HSE bypass)**

In this mode, an external clock source must be provided. The user selects this mode by setting the HSEBYP and HSEON bits in the RCC clock control register (RCC\_CR). The external clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC\_IN pin.

#### <span id="page-21-1"></span>**4.1.2 External crystal/ceramic resonator (HSE crystal)**

The external oscillator frequency ranges from 4 to 48 MHz. The external oscillator has the advantage of producing a very accurate main clock. The associated hardware configuration is shown in *[Figure](#page-20-3) 11*. Using a 25 MHz oscillator frequency is a good choice to get accurate Ethernet, USB OTG high-speed peripheral, I2S and SAI.

The resonator and the load capacitors have to be connected as close as possible to the oscillator pins in order to minimize the output distortion and startup stabilization time. The load capacitance values must be adjusted according to the selected oscillator.

For CL1 and CL2 it is recommended to use high-quality ceramic capacitors in the 5 pF to 25 pF range (typical), designed for high-frequency applications and selected to meet the requirements of the crystal or resonator. CL1 and CL2, are usually the same value. The crystal manufacturer typically specifies a load capacitance that is the series combination of CL1 and CL2. The PCB and MCU pin capacitances must be included when sizing CL1 and CL2 (10 pF can be used as a rough estimate of the combined pin and board capacitance).

The HSERDY flag in the RCC clock control register (RCC\_CR) indicates if the high-speed external oscillator is stable or not. At startup, the clock is not released until this bit is set by hardware. An interrupt can be generated if enabled in the RCC clock interrupt register (RCC\_CIR).

If it is not used as clock source, the HSE crystal can be switched ON and OFF using the HSEON bit in the RCC clock control register (RCC\_CR).

## <span id="page-21-2"></span>**4.2 LSE oscillator clock**

The low-speed external clock signal (LSE) can be generated from two possible clock sources:

- LSE user external clock (see *[Figure](#page-22-2) 12)*.
- LSE external crystal/ceramic resonator (see *[Figure](#page-22-3) 13*).



<span id="page-22-3"></span><span id="page-22-2"></span>

- 
- 1. *[Figure 13: LSE crystal/ceramic resonators](#page-22-3)*: To avoid exceeding the maximum value of CL1 and CL2 (15 pF) it is strongly recommended to use a resonator with a load capacitance  $CL \leq 7$  pF.
- 2. *[Figure 12: LSE external clock](#page-22-2)* and *[Figure 13: LSE crystal/ceramic resonators](#page-22-3)*: OSC32\_IN and OSC32\_OUT pins can be used also as GPIO, but it is recommended not to use them as both RTC and GPIO pins in the same application.

The LSE oscillator is switched ON and OFF using the LSEON bit in RCC backup domain control register (RCC\_BDCR).

The LSE includes new modes that can be configured through the LSEDRV [1:0] in RCC\_BDCR register to obtain the best trade-off between power consumption and start-up time:

- 00: Low drive.
- 10: Medium low drive.
- 01: Medium high drive.
- 11: High drive.

The LSERDY flag in the RCC backup domain control register (RCC\_BDCR) indicates if the LSE crystal is stable or not. At startup, the LSE crystal output clock signal is not released until this bit is set by hardware. An interrupt can be generated if enabled in the RCC clock interrupt register (RCC\_CIR).

#### <span id="page-22-0"></span>**4.2.1 External clock (LSE bypass)**

The LSE bypass mode is available in all system power modes. An external clock source must be provided in LSE bypass mode. It must have a frequency up to 1 MHz. The user selects this mode by setting the LSEBYP and LSEON bits in the RCC backup domain control register (RCC\_BDCR). The external clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC32\_IN pin (see *[Figure](#page-22-2) 12.).*

#### <span id="page-22-1"></span>**4.2.2 External crystal/ceramic resonator (LSE crystal)**

The LSE crystal is a 32.768 kHz low-speed external crystal or ceramic resonator. It has the advantage of providing a low-power, but highly accurate clock source to the real-time clock peripheral (RTC) for clock/calendar or other timing functions.

The resonator and the load capacitors have to be connected as close as possible to the oscillator pins in order to minimize the output distortion and startup stabilization time. The load capacitance values must be adjusted according to the selected oscillator.



## <span id="page-23-0"></span>**4.3 Clock security system (CSS)**

The device provides two clock security systems (CSS), one for HSE oscillator and one for LSE oscillator. They can be independently enabled by software.

When the clock security system on HSE is enabled, the clock detector is activated after the HSE oscillator startup delay, and disabled when this oscillator is stopped:

- If the HSE oscillator is used directly or indirectly as the system clock (indirectly meaning that it is directly used as PLL input clock, and that PLL clock is the system clock) and a failure is detected, then the system clock switches to the HSI oscillator and the HSE oscillator is disabled.
- If a failure is detected on the HSE clock, this oscillator is automatically disabled, a clock failure event is sent to the break inputs of advanced-control timers TIM1, TIM8, TIM15, TIM16, and TIM17, and a non-maskable interrupt is generated to inform the software about the failure (clock security system interrupt rcc\_hsecss\_it), allowing the MCU to perform rescue operations. The rcc\_hsecss\_it is linked to the Cortex<sup>®</sup>-M7 NMI (nonmaskable interrupt) exception vector.
- If the HSE oscillator clock was used as PLL clock source, the PLL is also disabled when the HSE fails.

The clock security system on LSE must be enabled only when the LSE is enabled and ready, and after the RTC clock has been selected through the RTCSRC[1:0] bits of RCC\_BDCR register.

When an LSE failure is detected, the CSS on LSE wakes up the device from all low-power modes except  $V_{BAT}$ . If the failure occurred in  $V_{BAT}$  mode, the software can check the failure detection bit when the device is powered on again. In all cases the software can select the best behavior (including disabling the CSS on LSE which is not automatic).



## <span id="page-24-0"></span>**5 Boot configuration**

### <span id="page-24-1"></span>**5.1 Boot mode selection**

In STM32H74xI/G and STM32H75xI/G microcontrollers, two different boot spaces can be selected through the BOOT pin and the boot base address programmed in the BOOT\_ADD0 or BOOT\_ADD1 option bytes as shown in the *[Table](#page-24-2) 2.*

<span id="page-24-2"></span>



The BOOT\_ADD0 and BOOT\_ADD1 address option bytes allow to program any boot memory address from 0x0000 0000 to 0x3FFF 0000 which include:

- All the Flash memory address space mapped on AXIM interface.
- All the RAM address space: ITCM, DTCM RAMs and SRAMs mapped on AXIM interface.
- The system memory bootloader.

The BOOT\_ADD0/BOOT\_ADD1 option bytes can be modified after the reset in order to boot from any other boot address after the next reset.

If the programmed boot memory address is out of the memory mapped area or a reserved area, the default boot fetch address is programmed as follows:

- Boot address 0: Flash memory at 0x0800 0000
- Boot address 1: ITCM-RAM at 0x0000 0000

When the Flash level 2 protection is enabled, only boot from Flash memory is available. If the boot address already programmed in the BOOT\_ADD0 / BOOT\_ADD1 option bytes is out of the memory range or belongs to the RAM address range, the default fetch will be forced from Flash memory at address 0x0800 0000.

*Note: When the Secure access mode is enabled through option bytes, the boot behavior differs from the above description (refer to section Root secure services of the product reference manual).*



## <span id="page-25-0"></span>**5.2 Boot pin connection**

*[Figure](#page-25-3) 14 shows* the external connection required to select the boot memory of STM32H74xI/G and STM32H75xI/G microcontrollers.

<span id="page-25-3"></span>

#### **Figure 14. Boot mode selection implementation example**

1. Resistor values are given only as a typical example.

## <span id="page-25-1"></span>**5.3 System bootloader mode**

The embedded bootloader code is located in the system memory. It is programmed by ST during production. It is used to reprogram the Flash memory using one of the following serial interfaces.

*[Table](#page-25-2) 3* shows the supported communication peripherals by the system bootloader.



<span id="page-25-2"></span>





### **Table 3. STM32H74xI/G and STM32H75xI/G bootloader communication peripherals**



## <span id="page-27-0"></span>**6 Debug management**

### <span id="page-27-1"></span>**6.1 Introduction**

The host/target interface is the hardware equipment that connects the host to the application board. This interface is made of three components: a hardware debug tool, a JTAG or SW connector and a cable connecting the host to the debug tool. *[Figure](#page-27-4) 15* shows the connection of the host to the evaluation board.

<span id="page-27-4"></span>



## <span id="page-27-2"></span>**6.2 SWJ debug port (serial wire and JTAG)**

The core of STM32H74xI/G and STM32H75xI/G devices integrates the Serial Wire / JTAG Debug Port (SWJ-DP). It is an ARM® standard CoreSight debug port that combines a 5-pin JTAG-DP interface and a 2-pin SW-DP interface.

- The JTAG Debug Port (JTAG-DP) provides a 5-pin standard JTAG interface to the AHP-AP port.
- The Serial Wire Debug Port (SW-DP) provides a 2-pin (clock + data) interface to the AHP-AP port.

In the SWJ-DP, the two JTAG pins of the SW-DP are multiplexed with some of the five JTAG pins of the JTAG-DP.

For more details on the SWJ debug port refer to RM0433 SWJ debug port section (serial wire and JTAG).

#### <span id="page-27-3"></span>**6.2.1 TPIU trace port**

The TPIU trace port comprises four data outputs plus one clock output. The number of data outputs can be configured by software and unused signals can be reused as GPIOs. If the trace port is not required, all the signals can be used as GPIOs. By default, the trace port is disabled.

The trace data and clock can operate at up to 133 MHz. As a result, care must be taken with the layout of these signals: the trace connector should be located as close as possible to the

28/[47](#page-46-0) AN4938 Rev 6



STM32H74xI/G and STM32H75xI/G, while still allowing enough space to attach the trace port analyzer probe.

Refer to *[Table](#page-28-3) 4* for a summary of trace pins and GPIO assignment.

<span id="page-28-3"></span>



#### <span id="page-28-0"></span>**6.2.2 External debug trigger**

The TRGIN and TRGOUT pins are available on some packages. On smaller packages, they are replaced by a bidirectional TRGIO signal, which is configured as TRGIN or TRGOUT by software.

Refer to *[Table](#page-28-4) 5* for a summary of trigger pins and GPIO assignment.

<span id="page-28-4"></span>

| Trigger pin name | Type         | <b>Description</b>              | Pin assignment |  |
|------------------|--------------|---------------------------------|----------------|--|
| TRGIN            | Input        | External trigger input          | PJ7            |  |
| <b>TRGOUT</b>    | Output       | External trigger output         | <b>PJ12</b>    |  |
| TRGIO            | Input/output | External trigger bi-directional | PC7            |  |

**Table 5. External debug trigger pins**

## <span id="page-28-1"></span>**6.3 Pinout and debug port pins**

STM32H74xI/G and STM32H75xI/G devices are available in various packages with different numbers of available pins. As a result, some functionality related to the pin availability (TPIU parallel output interface) may differ between the packages.

#### <span id="page-28-2"></span>**6.3.1 SWJ debug port pins**

Five pins are used as outputs from the STM32H74xI/G and STM32H75xI/G devices for the SWJ-DP as alternate functions of general-purpose I/Os. These pins are available on all packages.



<span id="page-29-1"></span>

| SWJ-DP pin name   | JTAG debug port |                             | SW debug port |                                                        | Pin             |
|-------------------|-----------------|-----------------------------|---------------|--------------------------------------------------------|-----------------|
|                   | Type            | <b>Description</b>          | <b>Type</b>   | Debug assignment                                       | assignment      |
| JTMS/SWDIO        |                 | JTAG test mode<br>Selection | IO            | Serial wire data<br>input/output                       | <b>PA13</b>     |
| <b>JTCK/SWCLK</b> |                 | JTAG test clock             |               | Serial wire clock                                      | <b>PA14</b>     |
| <b>JTDI</b>       |                 | JTAG test data input        |               |                                                        | <b>PA15</b>     |
| JTDO/TRACESWO     | Ω               | JTAG test data<br>output    |               | <b>TRACESWO</b> if<br>asynchronous trace is<br>enabled | PB <sub>3</sub> |
| <b>NJTRST</b>     |                 | JTAG test nReset            |               |                                                        | PB4             |

**Table 6. SWJ debug port pins**

#### <span id="page-29-0"></span>**6.3.2 Flexible SWJ-DP pin assignment**

After RESET (SYSRESETn or PORESETn), all the five pins used for the SWJ-DP are assigned as dedicated pins immediately usable by the debugger host (note that the trace outputs are not assigned except if explicitly programmed by the debugger host).

However, the STM32H74xI/G and STM32H75xI/G devices offer the possibility of disabling some or all of the SWJ-DP ports and so, of releasing the associated pins for generalpurpose IO (GPIO) usage.

*[Table](#page-29-2) 7* shows the different possibilities to release some pins.

<span id="page-29-2"></span>

|                                                         | SWJ IO pin assigned                          |                     |           |          |                   |  |
|---------------------------------------------------------|----------------------------------------------|---------------------|-----------|----------|-------------------|--|
| Available debug ports                                   | <b>PA13/</b><br><b>JTMS/</b><br><b>SWDIO</b> | PA14/JTCK<br>/SWCLK | PA15/JTDI | PB3/JTDO | <b>PB4/NJTRST</b> |  |
| Full SWJ (JTAG-DP + SW-DP) - reset state                | $\times$                                     | X                   | X         | X        | x                 |  |
| Full SWJ (JTAG-DP + SW-DP) but without<br><b>NJTRST</b> | X                                            | X                   | X         | x        |                   |  |
| JTAG-DP disabled and SW-DP enabled                      | X                                            | X                   |           |          |                   |  |
| JTAG-DP disabled and SW-DP disabled                     |                                              |                     | Released  |          |                   |  |

**Table 7. Flexible SWJ-DP assignment**

For more details on how to disable SWJ-DP port pins, please refer to the reference manual I/O pin alternate function multiplexer and mapping section.



#### <span id="page-30-0"></span>**6.3.3 Internal pull-up and pull-down on JTAG pins**

The devices embed internal pull-ups and pull-downs to guarantee a correct JTAG behavior. The following pins are consequently not left floating during reset and they are configured as follows until the user software takes control of them:

- NJTRST: internal pull-up.
- JTDI: internal pull-up.
- JTMS/SWDIO: internal pull-up.
- TCK/SWCLK: internal pull-down.

If these I/Os are externally connected to a different voltage, leakage current will flow during and after reset, until they are reconfigured by software. Special care must be taken with the TCK/SWCLK pin, which is directly connected to the clock of some of these flip-flops, since it should not toggle before JTAG I/O is released by the user software."

#### <span id="page-30-1"></span>**6.3.4 SWJ debug port connection with standard JTAG connector**

*[Figure](#page-30-2) 16* shows the connection between STM32H74xI/G and STM32H75xI/G devices and a standard JTAG connector.

<span id="page-30-2"></span>

**Figure 16. JTAG connector implementation**



## <span id="page-31-0"></span>**7 Recommendations**

### <span id="page-31-1"></span>**7.1 Printed circuit board**

For technical reasons, it is best to use a multilayer printed circuit board (PCB) with a separate layer dedicated to the ground ( $V_{SS}$ ) and another dedicated to the  $V_{DD}$  supply. This provides a good decoupling and a good shielding effect. For many applications, economical reasons prohibit the use of this type of board. In this case, the major requirement is to ensure a good structure for the ground and for the power supply.

## <span id="page-31-2"></span>**7.2 Component position**

A preliminary layout of the PCB must separate the different circuits according to their EMI contribution in order to reduce the cross-coupling on the PCB, that is noisy, high-current circuits, low-voltage circuits, and digital components.

## <span id="page-31-3"></span>**7.3** Ground and power supply (V<sub>SS</sub>,V<sub>DD</sub>)

Every block (noisy, low-level sensitive, digital, etc.) should be grounded individually and all ground returns should be to a single point. Loops must be avoided or have a minimum area. The power supply should be implemented close to the ground line to minimize the area of the supply loop. This is due to the fact that the supply loop acts as an antenna, and is therefore the main transmitter and receiver of EMI. All component-free PCB areas must be filled with additional grounding to create a kind of shielding (especially when using singlelayer PCBs).

## <span id="page-31-4"></span>**7.4 Decoupling**

All the power supply and ground pins must be properly connected to the power supplies. These connections, including pads, tracks and vias should have as low impedance as possible. This is typically achieved with thick track widths and, preferably, the use of dedicated power supply planes in multilayer PCBs.

In addition, each power supply pair should be decoupled with filtering ceramic capacitors (100 nF) and one single tantalum or ceramic capacitor (min. 4.7 μF) connected in parallel. These capacitors need to be placed as close as possible to, or below, the appropriate pins on the underside of the PCB. Typical values are 10 nF to 100 nF, but the exact values depend on the application needs. *[Figure](#page-32-2) 17* shows the typical layout of such a V<sub>DD</sub>/V<sub>SS</sub> pair.



<span id="page-32-2"></span>

Figure 17. Typical layout for V<sub>DD</sub>/V<sub>SS</sub> pair

### <span id="page-32-0"></span>**7.5 Other signals**

When designing an application, the EMC performance can be improved by closely studying:

- Signals for which a temporary disturbance affects the running process permanently (the case of interrupts and handshaking strobe signals, and not the case for LED commands). For these signals, a surrounding ground trace, shorter lengths and the absence of noisy and sensitive traces nearby (crosstalk effect) improve the EMC performance. For digital signals, the best possible electrical margin must be reached for the two logical states and slow Schmitt triggers are recommended to eliminate parasitic states.
- Noisy signals (clock, etc.).
- Sensitive signals (high impedance, etc.).

### <span id="page-32-1"></span>**7.6 Unused I/Os and features**

All the microcontrollers are designed for a variety of applications and often a particular application does not use 100% of the MCU resources. To increase the EMC performance, unused clocks, counters or I/Os, should not be left free, e.g. I/Os should be set to "0" or "1" (pull-up or pull-down to the unused I/O pins.) and unused features should be "frozen" or disabled.



## <span id="page-33-0"></span>**8 Reference design**

### <span id="page-33-1"></span>**8.1 Reference design description**

The reference design shown in *[Figure](#page-35-0) 18* is based on the STM32H753XI, a highly integrated microcontroller that combines the ARM® Cortex®-M7 32-bit RISC core running at up to 400 MHz with up to 2 Mbyte dual-bank Flash memory and 1 Mbytes of RAM (including 192 Kbytes of TCM RAM, 864 Kbytes of user RAM and 4 Kbytes of backup SRAM).

This reference design can be easy ported to other devices. Specific requirements must be respected for the following devices:

- Devices featuring the SMPS: four additional pins must be used to supply the internal SMPS block (refer to the corresponding datasheet for more details).
- Devices featuring a DSI internal regulator: four additional pins must be used to supply the internal DSI regulator block (refer to the corresponding datasheet for more details).

#### <span id="page-33-2"></span>**8.1.1 Clocks**

Two clock sources are used for the microcontroller:

- LSE: X1– 32.768 kHz crystal for the embedded RTC.
- HSE: X2– 25 MHz crystal.

Refer to *Section [4: Clocks on page](#page-20-0) 21*.

#### <span id="page-33-3"></span>**8.1.2 Reset**

The reset signal of STM32H753XI device is low active and the reset sources include:

- Reset button B1
- Debugging Tools from JTAG/SWD connector CN15 and ETM trace connector CN12

Refer to *Section [2.3: Reset and power supply supervisor on page](#page-14-0) 15*.

#### <span id="page-33-4"></span>**8.1.3 Boot mode**

Refer to *Section [5: Boot configuration on page](#page-24-0) 25*.

#### <span id="page-33-5"></span>**8.1.4 SWJ interface**

Refer to *Section [6: Debug management on page](#page-27-0) 28*.

#### <span id="page-33-6"></span>**8.1.5 Power supply**

Refer to *Section [2: Power supplies on page](#page-6-1) 7*.



## <span id="page-34-0"></span>**8.2 Component references**

<span id="page-34-1"></span>

| <b>TUDIO 0. MULTUULOI Y COLLIPOLICITLO</b> |                       |                  |          |                                               |  |
|--------------------------------------------|-----------------------|------------------|----------|-----------------------------------------------|--|
| ld                                         | <b>Component name</b> | <b>Reference</b> | Quantity | <b>Comments</b>                               |  |
|                                            | Microcontroller       | STM32H753XI      |          | TFBGA240 package                              |  |
| $\mathbf{2}$                               | Capacitor             | 100 nF           | 20       | Ceramic capacitors (decoupling<br>capacitors) |  |
| 3                                          | Capacitor             | $4.7 \mu F$      |          | Ceramic capacitor (decoupling<br>capacitor)   |  |
| 4                                          | Capacitor             | $2.2 \mu F$      | 2        | Ceramic capacitor (regulator<br>capacitor)    |  |

**Table 8. Mandatory components**

<span id="page-34-2"></span>

## $T<sub>ab</sub>$   $\uparrow$  0. Optional components  $T<sub>ab</sub>$  is a contract of  $T<sub>ab</sub>$  is



<span id="page-35-0"></span>ILS



## <span id="page-36-0"></span>**9 Recommended PCB routing guidelines for STM32H74xI/G and STM32H75xI/G devices**

### <span id="page-36-1"></span>**9.1 PCB stack-up**

In order to reduce the reflections on high speed signals, it is necessary to match the impedance between the source, sink and transmission lines. The impedance of a signal trace depends on its geometry and its position with respect to any reference planes.

The trace width and spacing between differential pairs for a specific impedance requirement is dependent on the chosen PCB stack-up. As there are limitations in the minimum trace width and spacing which depend on the type of PCB technology and cost requirements, a PCB stack-up needs to be chosen which allows all the required impedances to be realized.

The minimum configuration that can be used is 4 or 6 layers stack-up. An 8 layers boards may be required for a very dense PCBs that have multiple SDRAM/SRAM/NOR/LCD components.

The following stack-ups are intended as examples which can be used as a starting point for helping in a stack-up evaluation and selection. These stack-up configurations are using a GND plane adjacent to the power plane to increase the capacitance and reduce the gap between GND and power plane. So high speed signals on top layer will have a solid GND reference plane which helps to reduce the EMC emissions, as going up in number of layers and having a GND reference for each PCB signal layer will improve further the radiated EMC performance.

<span id="page-36-2"></span>

#### **Figure 19. Four layer PCB stack-up example**



<span id="page-37-2"></span>

#### **Figure 20. Six layer PCB stack-up example**

## <span id="page-37-0"></span>**9.2 Crystal oscillator**

Use the application note: *Oscillator design guide for STM8S, STM8A and STM32 microcontrollers* (AN2867), for further guidance on how to layout and route crystal oscillator circuits.

## <span id="page-37-1"></span>**9.3 Power supply decoupling**

An adequate power decoupling for STM32H74xI/G and STM32H75xI/G devices is necessary to prevent an excessive power noise and ground bounce noise. Please refer to *Section [2.2: Power supply scheme](#page-11-0)*.

The following recommendations shall be followed:

- Place the decoupling capacitors as close as possible to the power and ground pins of the MCU. For BGA packages, it is recommended to place the decoupling capacitors on the other side of the PCB (see *[Figure](#page-38-0) 21*).
- Add the recommended decoupling capacitors for as many  $V_{DD}/GND$  pairs as possible.
- Connect the decoupling capacitor pad to the power and ground plane with a wider, short trace/via. This allows reducing the series inductance, maximizing the current flow and minimizing the transient voltage drops from the power plane which also reduces the possibility of ground bounce.

*[Figure](#page-38-1) 22* shows an example of decoupling capacitor placement underneath STM32H74xI/G and STM32H75xI/G devices, closer to the pins and with less vias.

<span id="page-38-0"></span>

**Figure 21. Decoupling capacitor placement depending on package type**

**Figure 22. Example of decoupling capacitor placed underneath the STM32H74xI/G and STM32H75xI/G**

<span id="page-38-1"></span>



## <span id="page-39-0"></span>**9.4 High speed signal layout**

#### <span id="page-39-1"></span>**9.4.1 SDMMC bus interface**

#### **Interface connectivity**

The SD/SDIO MMC card host interface (SDMMC) provides an interface between the AHB peripheral bus and Multi Media Cards (MMCs), SD memory cards and SDIO cards. The SDMMC interface is a serial data bus interface, that consists of a clock (CK), command signal (CMD) and 8 data lines (D[0:7]).

#### **Interface signal layout guidelines**

- Reference the plane using GND or PWR (if PWR, add 10nf switching cap between PWR and GND)
- Trace the impedance:  $50 \Omega \pm 10\%$
- The skew being introduced into the clock system by unequal trace lengths and loads, minimize the board skew, keep the trace lengths equal between the data and clock.
- The maximum skew between data and clock should be below 250 ps @ 10mm
- The maximum trace length should be below 120 mm. If the signal trace exceeds this trace-length/speed criterion, then a termination should be used
- The trace capacitance should not exceed 20 pF at 3.3 V and 15 pF at 1.8 V
- The maximum signal trace inductance should be less than 16 nH
- Use the recommended pull-up resistance for CMD and data signals to prevent bus floating.
- The mismatch within data bus, data and CK or CK and CMD should be below 10mm.
- Keep the same number of vias between the data signals

*Note: The total capacitance of the SD memory card bus is the sum of the bus master capacitance*   $C_{HOST}$ , the bus capacitance  $C_{BUS}$  itself and the capacitance  $C_{CARD}$  of each card connected *to this line. The total bus capacitance is C<sub>L</sub> = C<sub>Host</sub> + C<sub>Bus</sub> + N\*C<sub>Card</sub> where the host is an STM32H74xI/G and STM32H75xI/G device, bus is all the signals and Card is SD card.*

#### <span id="page-39-2"></span>**9.4.2 Flexible memory controller (FMC) interface**

#### **Interface connectivity**

The FMC controller and in particular SDRAM memory controller which has many signals, most of them have a similar functionality and work together. The controller I/O signals could be split in four groups as follow:

- An address group which consists of row/column address and bank address
- A command group which includes the row address strobe (NRAS), the column address strobe (NCAS), and the write enable (SDWE)
- A control group which includes a chip select bank1 and bank2 (SDNE0/1), a clock enable bank1 and bank2 (SDCKE0/1), and an output byte mask for the write access (DQM).
- A data group/lane which contains 8 signals  $(a)$ : the eight D (D7–D0) and the data mask (DQM).



#### **Interface signal layout guidelines**

- Reference the plane using GND or PWR (if PWR, add 10nf stitching cap between PWR and GND
- Trace the impedance:  $50 \Omega \pm 10\%$
- The maximum trace length should be below 120mm. If the signal trace exceeds this trace-length/speed criterion, then a termination should be used
- Reduce the crosstalk, place data tracks on the different layers from the address and control lanes, if possible. However, when the data and address/control tracks coexist on the same layer they must be isolated from each other by at least 5 mm.
- Match the trace lengths for the data group within  $\pm$  10 mm of each other to diminish the skew. Serpentine traces (back and forth traces in an "S" pattern to increase trace length) can be used to match the lengths.
- Placing the clock (SDCLK) signal on an internal layer, minimizes the noise (EMI). Route the clock signal at least 3x of the trace away from others signals. Use as less vias as possible to avoid impedance change and reflection. Avoid using serpentine routing.
- Match the clock traces to the data/address group traces within ±10mm.
- Match the clock traces to each signal trace in the address and command groups to within  $±10$ mm (with maximum of  $<= 20$  mm).
- Trace the capacitances:
	- At 3.3 V keep the trace within 20 pF with overall capacitive loading (including Data, Address, SDCLK and Control) no more than 30 pF.
	- At 1.8 V keep the trace within 15 pF with overall capacitive loading (including Data, Address, SDCLK and Control) no more than 20 pF.

#### <span id="page-40-0"></span>**9.4.3 Quadrature serial parallel interface (QUADSPI)**

#### **Interface connectivity**

The QUADSPI is a specialized communication interface targeting single, dual or QUADSPI FLASH memories. The QUADSPI interface is a serial data bus interface, that consists of a clock (SCLK), a chip select signal (nCS) and 4 data lines (IO[0:3]).

a.It depends of the used memory: SDRAM with x8 bus widths have only one data group, while x16 and x32 bus-width SDRAM have two and four lanes, respectively.



#### **Interface signal layout guidelines**

- Reference the plane using GND or PWR (if PWR, add 10nf stitching cap between PWR and GND
- Trace the impedance:  $50 \Omega \pm 10\%$
- The maximum trace length should be below 120mm. If the signal trace exceeds this trace-length/speed criterion, then a termination should be used
- Avoid using multiple signal layers for the data signal routing.
- Route the clock signal at least 3x of the trace away from other signals. Use as less vias as possible to avoid the impedance change and reflection. Avoid using a serpentine routing.
- Match the trace lengths for the data group within  $\pm$  10 mm of each other to diminish skew. Serpentine traces (back and forth traces in an "S" pattern to increase trace length) can be used to match the lengths.



• Avoid using a serpentine routing for the clock signal and as less via(s) as possible for the whole path. a via alters the impedance and adds a reflection to the signal.

#### <span id="page-42-0"></span>**9.4.4 Embedded trace macrocell (ETM)**

#### **Interface connectivity**

The ETM enables the reconstruction of the program execution. The data are traced using the data watchpoint and trace (DWT) component or the instruction trace macrocell (ITM) whereas instructions are traced using the embedded trace macrocell (ETM). The ETM interface is synchronous with the data bus of 4 lines D[0:3] and the clock signal CLK.

#### **Interface signals layout guidelines**

- Reference the plane using GND or PWR (if PWR, add 10nf stitching cap between PWR and GND
- Trace the impedance:  $50 \Omega \pm 10\%$
- All the data trace should be as short as possible  $(<=25$  mm),
- Trace the lines which should run on the same layer with a solid ground plane underneath it without a via.
- Trace the clock which should have only point-to-point connection. Any stubs should be avoided.
- It is strongly recommended also for other (data) lines to be point-to-point only. If any stubs are needed, they should be as short as possible. If longer are required, there should be a possibility to optionally disconnect them (e.g. by jumpers).



# <span id="page-43-0"></span>**10 Conclusion**

This application note should be used as a reference when starting a new design with an STM32H74xI/G and STM32H75xI/G microcontroller.



# <span id="page-44-0"></span>**11 Revision history**

<span id="page-44-1"></span>





| Date        | <b>Revision</b> | <b>Changes</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16-Jan-2020 | 5               | Updated Figure 3: Power supply overview to change the<br>capacitor between VDD33USB and GND to 1 µF.<br>Replaced internal reset ON by internal power supervisor<br>ON in Section 2.3.5: Internal power supervisor ON.<br>Replaced internal reset OFF by internal power<br>supervisor OFF in Section 2.3.6: Internal power<br>supervisor OFF<br>Updated Section 2.3.7: Bypass mode.<br>Updated Section 4.2.1: External clock (LSE bypass).<br>Updated Figure 18: STM32H753XI reference schematic<br>to tie F1 to $V_{SS}$ .<br>Updated LSE and HSE clock crystals in Section 8.1.1:<br>Clocks. |  |
| 29-Aug-2023 | 6               | Updated title.<br>Updated Figure 2: VDD33USB/VDD50USB connected<br>to external power supply footnote 1.<br>Updated Figure 3: Power supply overview to move LSI<br>from the backup domain to the VDD domain.<br>Changed CAN2 peripheral to FDCAN1 in Table 3:<br>STM32H74xI/G and STM32H75xI/G bootloader<br>communication peripherals.<br>Added note to Section 2.1.2: USB transceiver<br>independent power supply.                                                                                                                                                                           |  |

**Table 10. Document revision history**





#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

<span id="page-46-1"></span>No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to *www.st.com/trademarks*. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved



<span id="page-46-0"></span>AN4938 Rev 6 47/47